# MIPS Pipeline Details

Dr. Edward Nava ejnava@unm.edu







# MIPS Data Path Diagram



### Simplified MIPS Pipeline



## **Assembly Line Processing Concept**



## Modern Assembly Line



### MIPS Pipelined Cycle Execution



#### MIPS Five-Stage Pipeline

- Instruction Fetch Stage Fetch the instruction from cache memory and load it into the Instruction Register (IR). Increment the Program Counter (PC) by four.
- Operand Fetch Stage Fetch values Rs and Rt from the Register File. If this is a branch instruction and the branch condition is met, then load the PC with the branch target address.
- 3. Execute Stage Perform an arithmetic or logic function in the ALU and load the Result register. This is the stage where an addition is performed to calculate the effective address for a load or store instruction.
- 4. Memory Access Stage If the instruction is a load, a read from the data cache occurs. If the instruction is a store, write to the data to cache occurs. Otherwise, pass the data in the Result register on to the Write Back register.
- 5. Write Back Stage Store the value in the Write Back register to the Register File. Notice that when the first instruction into the pipeline is storing results back to the Register File the fourth instruction into the pipeline is simultaneously reading from the register file.



### MIPS CPU Pipeline

Figure 2-3: Simplified PIC32 CPU Pipeline



The results of using instruction pipelining in the PIC32 core is a fast, single-cycle instruction execution environment.

#### **Data Hazards**

- Data hazards occur when the values needed as operands for an instruction have not yet been written back into the register file.
- This occurs when the result of one instruction is used as an operand in the next instruction(s)
- One hardware solution for this issue is the use of forwarding paths in the machine's data paths.
- The hardware forwarding solution will not work in the cases where load from memory instructions are used. - This requires rearranging assembly language instructions or the insertion of nops to ensure that data are available for instructions that immediately follow a load instruction.



#### **Control Hazards**

- Associated with every branch or jump, we have a control hazard.
- A branch or jump will take effect after the instruction following the branch or jump is in the pipeline.
- This can sometimes be dealt with by rearranging the code to place an instruction in the delay slot following the branch
- If rearranging is not feasible, then a nop is used after the branch or jump.

### Using SPIM to simulate pipelined operation

- To examine the effects of delayed branches and delayed load, SPIM can be configured to do so.
- Under the settings options, select Delayed Branches and Delayed Loads.



```
prompt: .asciiz "\nPlease Input a value:"
   result: 15ve; asciiz asciiz The sum Integers="s Amigo = "
                                                             .text # For a Pipelined Implementation
                     "\n **** Adios Amigo - "
   bye:
             .asciiz
                                                      main:
           .text
                                                               li 🏥
                                                                          $v0, 4
main:
                                                                     la $a0, prompt
                    $v0, 4
         li
                                                                        syscall
              la $a0, prompt
                                                                          $v0, 5
                 syscall
                                                                        syscall
         li
                    $v0, 5
                                                                 blez
                                                                              $v0, End
                 syscall
                                                                               $t0, $v0
                                                                  move
           blez
                        $v0, End
                                                      loop:
         li
                    $t0, 0
                                                                   addi
                                                                                $v0, $v0, -1
loop:
                                                                                                 #
                                                                  bnez
                                                                               $v0, loop
         add
                          $t0, $t0, $v0
                                                                                         $t0, $t0, $v0
                                                                     add
                          $v0, $v0, -1
            addi
                     $v0. loop
           bnez
                                                                           $v0, 4
         li
                    $v0, 4
                                                                     la
                                                                                  $a0, result
                    la $a0, result #
                 syscall
                    $v0, 1
         li
                                                                        syscall
                                                                                      #
                        $a0, $t0
           move
                                                               i move
                                                                           $v0.1
                                                                                               #
                 syscall
                                                                                                #
                                                                               $a0, $t0
                                                                  move
                     main
           b
                                                                                      #
                                                                        syscall
End:
                     $v0, 4
                                                                                               #
                                                               bli
                                                                          main
                     $a0, bye
          la
                                                        End:
                                                                          $a0 1$v0, 4
                                                                 1a. li
                                                                                                    #
                                #70.4
                 syscall
                                                                            $a0, bye
                                                                                                #
                                                                la scall
                                                                                 syscall
```

#### Section 10.8

|                 |                         | ###################################### | #####                | ####### Modified for Pipelined I######<br># \$a0: Pointer to Array<br># \$a1: Number of elements |               |                  |        |
|-----------------|-------------------------|----------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|---------------|------------------|--------|
| #######<br>Sum: | <del>######</del><br>li | ************************************** | <del>""""</del><br># | ######                                                                                           | #########<br> | ################ | ###### |
| Sum.            | li "                    | . ,                                    | #                    | Sum:                                                                                             | li            | \$v0, 0          |        |
|                 | 11                      | \$v1, 0                                | #                    |                                                                                                  | li            | \$v1, 0          |        |
|                 | Loop:                   |                                        |                      |                                                                                                  |               | Loop:            |        |
|                 | blez                    | \$a1, Return                           | #                    |                                                                                                  | blez          | \$a1, Return     | #      |
|                 | addi                    | \$a1, \$a1, -1                         | #                    |                                                                                                  | lw            | \$t0, 0(\$a0)    | #      |
|                 | lw                      | \$t0, 0(\$a0)                          | #                    |                                                                                                  | addi          | , , ,            | #      |
|                 | addi                    | \$a0, \$a0, 4                          | #                    |                                                                                                  | bltz          | \$t0, Negative   | #      |
|                 | bltz                    | \$t0, Negative                         | #                    |                                                                                                  | addi          | \$a1, \$a1, -1   | # ***  |
|                 | add                     | \$v0, \$v0, \$t0                       | #                    |                                                                                                  | b             | Loop             | <br>#  |
|                 | b                       | Loop                                   | #                    |                                                                                                  | add           | \$v0, \$v0, \$t0 | # ***  |
| Negative:       |                         |                                        |                      |                                                                                                  |               |                  | π      |
|                 | add \$v1, \$v1, \$t0 #  |                                        |                      | Negative:                                                                                        |               |                  |        |
|                 |                         |                                        |                      |                                                                                                  | b             | Loop             | #      |
|                 | b                       | Loop                                   | #                    |                                                                                                  | add           | \$v1, \$v1, \$t0 | # ***  |
| Return:         |                         |                                        | Return:              |                                                                                                  |               |                  |        |
|                 | jr                      | \$ra                                   | #                    |                                                                                                  | jr            | \$ra             | #      |
|                 |                         |                                        |                      |                                                                                                  | nop           |                  | # ***  |



#### .text # Pipelined Implementation

| • | .text   |                    |    | MinMax | •        |                    |            |
|---|---------|--------------------|----|--------|----------|--------------------|------------|
| • | MinMax: |                    |    |        | lw       | \$v0, 0(\$a0) #    |            |
| • | lw      | ¢0 0(¢0) #         |    |        | addiu    | \$a0, \$a0, 4 #    |            |
| • | addiu   | \$v0, 0(\$a0) #    |    |        | addi     | \$a1, \$a1, -1 #   |            |
| • |         | \$a0, \$a0, 4 #    | ш  |        | blez     | <b>\$a1, ret</b>   | #          |
| • | move    | \$v1,\$v0          | #  |        | move     | \$v1, \$v0         | #***       |
| • | addi    | \$a1, \$a1, -1 #   | ,, | loop:  |          | , , ,              |            |
| • | blez    | <b>\$a1, ret</b>   | #  | 1004.  | lw       | \$t0,0(\$a0) #     |            |
| • | loop:   | φ.ο. ο.φ. ο. · · · |    |        | addi     | \$a0, \$a0, 4 #    |            |
| • | lw      | \$t0, 0(\$a0) #    |    |        | bge      | \$t0, \$v0, next   | #          |
| • | addi    | \$a0, \$a0, 4 #    |    |        | nop      | φιος φνος πελε     | #***       |
| • | bge     | \$t0, \$v0, next   | #  |        | hop<br>b | chk                | #          |
| • | move    | \$v0, \$t0         | #  |        | move     | \$v0, \$t0         | #***       |
| • | b       | chk                | #  | next:  | move     | φνο, φιο           | #          |
| • | next:   |                    | #  | пехі.  | ble      | \$t0, \$v1, chk    | #          |
| • | ble     | \$t0, \$v1, chk    | #  |        |          | φιυ, φν1, CIIK     | #<br>#<<<< |
| • | move    | \$v1,\$t0          | #  |        | nop      | ф1     ф40         |            |
| • | chk:    |                    | #  | -1-1   | move     | \$v1, \$t0         | #<br>#     |
| • | addi    | \$a1, \$a1, -1 #   |    | chk:   | 1.11     | <b>6 1 6 1 1</b> 1 | #          |
| • | bnez    | \$a1, loop         | #  |        | addi     | \$a1, \$a1, -1 #   | u          |
| • | ret:    | _                  |    |        | bnez     | \$a1, loop         | #          |
| • | jr      | \$ra               | #  |        | nop      |                    | #***       |
|   | U       |                    |    | ret:   | _        |                    |            |
|   |         |                    |    |        | jr       | \$ra               | #          |
|   |         |                    |    |        | nop      |                    | #***       |



#### The True Branch Instructions

Branch if Equal: Rs, Rt, Label beg Branch if Greater Than or Equal to Zero: bgez Rs, Label Branch if Greater Than or Equal to Zero & Link: Rs, Label bgezal Branch if Greater Than Zero: bgtz Rs, Label Rs, Label blez Branch if Less Than or Equal to Zero: Branch if Less Than Zero and Link: bltzal Rs, Label Branch if I ess Than Zero: bltz Rs, Label Branch if Not Equal: Rs, Rt, Label bne

